Find in Library
Search millions of books, articles, and more
Indexed Open Access Databases
An Analog-Assisted Digital LDO With Dynamic-Biasing Asynchronous Comparator
oleh: Yuet Ho Woo, Jianxin Yang, Junwen Li, Jianping Guo, Yanqi Zheng, Ka Nang Leung
Format: | Article |
---|---|
Diterbitkan: | IEEE 2022-01-01 |
Deskripsi
This paper presents a digital low-dropout regulator (DLDO) with three-level switching (TLS) and analog-assisted (AA) structure formed by dynamic-biasing asynchronous comparator, capacitive-coupling <italic>RC</italic> network and auxiliary power switch. The proposed AA-DLDO is fabricated in a 65-nm CMOS process. The minimum load current is 18 <inline-formula> <tex-math notation="LaTeX">$\mu \text{A}$ </tex-math></inline-formula>. The maximum undershoot is 200 mV under load transient of 4.82-mA/1-ns. The recovery time is 8 ns. The figure-of-merit of proposed design is better than the other DLDOs by more than 14 times.