Find in Library
Search millions of books, articles, and more
Indexed Open Access Databases
Digital-logic assessment of junctionless twin gate trench channel (JL-TGTC) MOSFET for memory circuit applications
oleh: Ajay Kumar, Neha Gupta, Aditya Jain, Rajeev Gupta, Bharat Choudhary, Kaushal Kumar, Amit Kumar Goyal, Yehia Massoud
Format: | Article |
---|---|
Diterbitkan: | Elsevier 2023-12-01 |
Deskripsi
In this paper, Junctionless Twin Gate Trench Channel (JL-TGTC) MOSFET with individual gate control is realized. The device gives full functionality of 2-input digital ‘AND’ and ‘NAND’ logics. The simulation depicts the results in the form of various parameters such as cutoff current, transfer characteristics, and potential profiles. All the simulations regarding device structure and functionality are done on TCAD. This new type of MOS device has improved applicability in low-voltage digital electronics such as sequential circuits etc.