Find in Library
Search millions of books, articles, and more
Indexed Open Access Databases
Design and Implementation of POSIT Based Adder and Multiplier in Verilog HDL
oleh: Sanivarapu Rambabu, Y. Mallikarjuna Rao, C. Venkataiah, M.K. Linga Murthy, Alzubaidi Laith H., Vyeshikha
Format: | Article |
---|---|
Diterbitkan: | EDP Sciences 2023-01-01 |
Deskripsi
Due to recent developments, the POSIT number system, winch has been planned as a successor for numbers that are expressed in IEEE floating-point, which are in the focus of advances in arithmetic. Although this format claims to deliver more precise outcomes with the same bit width as ordinary floating point, the duration of the operation fluctuation during posit field identification poses a hardware design problem. The POSIT-based MAC Unit is created using Verilog HDL in this study, and the designed architecture is evaluated for good operation before being implemented on an FPGA using Xilinx Vivado.